A new single-poly-EEPROM cell compatible with standard CMOS processes is proposed. A pMOS tunneling device is used for programming and erasing, and an nMOS transistor is used for reading and selecting the memory cell when it is in an array. The pMOS device is a minimum-sized digital transistor with the gate oxide of the input/output transistors. This improves the coupling capacitance, minimizes the area consumption, and guarantees the retention. The memory cell is programmed by band-to-band hot electrons and erased by Fowler-Nordheim tunneling. Thanks to the proposed writing scheme, the memory cell requires only a single triple-well. This further reduces the area consumption, and ensures, at the same time, fast and reliable memory operations. The measurements on programming, erasing, reading, cycling endurance, and data retention are provided using a 0.18-μm standard CMOS process. The memory cell area is 5.91 μm² in an array, and it can be programmed in tP = 1 ms, erased in t = 10 ms, and cycled for >10k times with a voltage window greater than 2 V.

Single-Poly-EEPROM Cell in Standard CMOS Process for Medium-Density Applications

MILANI, Luca;TORRICELLI, Fabrizio;KOVACS VAJNA, Zsolt Miklos
2015-01-01

Abstract

A new single-poly-EEPROM cell compatible with standard CMOS processes is proposed. A pMOS tunneling device is used for programming and erasing, and an nMOS transistor is used for reading and selecting the memory cell when it is in an array. The pMOS device is a minimum-sized digital transistor with the gate oxide of the input/output transistors. This improves the coupling capacitance, minimizes the area consumption, and guarantees the retention. The memory cell is programmed by band-to-band hot electrons and erased by Fowler-Nordheim tunneling. Thanks to the proposed writing scheme, the memory cell requires only a single triple-well. This further reduces the area consumption, and ensures, at the same time, fast and reliable memory operations. The measurements on programming, erasing, reading, cycling endurance, and data retention are provided using a 0.18-μm standard CMOS process. The memory cell area is 5.91 μm² in an array, and it can be programmed in tP = 1 ms, erased in t = 10 ms, and cycled for >10k times with a voltage window greater than 2 V.
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11379/466698
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 13
  • ???jsp.display-item.citation.isi??? 11
social impact